* Cantinho Satkeys

Refresh History
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  49E09B4F
    22 de Março de 2026, 11:36
  • j.s.: tenham um ex celente fim de semana  4tj97u<z 4tj97u<z
    20 de Março de 2026, 18:34
  • j.s.: dgtgtr a todos  49E09B4F
    20 de Março de 2026, 18:34
  • FELISCUNHA: ghyt74  pessoal   4tj97u<z
    19 de Março de 2026, 11:14
  • j.s.: try65hytr a todos  49E09B4F
    16 de Março de 2026, 19:20
  • FELISCUNHA: ghyt74  e bom fim de semana  4tj97u<z
    14 de Março de 2026, 11:15
  • JPratas: try65hytr Pessoal  4tj97u<z 2dgh8i k7y8j0 yu7gh8
    13 de Março de 2026, 05:26
  • FELISCUNHA: ghyt74  pessoal   4tj97u<z
    10 de Março de 2026, 11:00
  • j.s.: dgtgtr a todos  49E09B4F 49E09B4F
    09 de Março de 2026, 17:12
  • FELISCUNHA: ghyt74   49E09B4F  e bom fim de semana  4tj97u<z
    07 de Março de 2026, 11:37
  • JPratas: try65hytr Pessoal  4tj97u<z 2dgh8i k7y8j0 yu7gh8
    06 de Março de 2026, 05:31
  • FELISCUNHA: ghyt74  pessoal   49E09B4F
    04 de Março de 2026, 10:47
  • Kool.king1: french
    02 de Março de 2026, 22:47
  • j.s.: dgtgtr a todos  49E09B4F
    01 de Março de 2026, 16:54
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  101041
    01 de Março de 2026, 10:42
  • cereal killa: try65hytr pessoal e bom fim semana de solinho  535reqef34 r4v8p
    28 de Fevereiro de 2026, 20:31
  • FELISCUNHA: ghyt74  Pessoal   4tj97u<z
    27 de Fevereiro de 2026, 10:51
  • JPratas: try65hytr Pessoal  4tj97u<z 2dgh8i k7y8j0 classic
    27 de Fevereiro de 2026, 04:57
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  4tj97u<z
    22 de Fevereiro de 2026, 11:06
  • j.s.: tenham um excelente fim de semana  49E09B4F 49E09B4F
    21 de Fevereiro de 2026, 21:12

Autor Tópico: Learn System Verilog for Verification  (Lida 78 vezes)

0 Membros e 1 Visitante estão a ver este tópico.

Offline WAREZBLOG

  • Moderador Global
  • ***
  • Mensagens: 6713
  • Karma: +0/-0
Learn System Verilog for Verification
« em: 21 de Janeiro de 2026, 04:38 »

Free Download Learn System Verilog for Verification
Published 1/2026
Created by AsicGuru Technologies
MP4 | Video: h264, 1920x1080 | Audio: AAC, 44.1 KHz, 2 Ch
Level: Beginner | Genre: eLearning | Language: English | Duration: 10 Lectures ( 3h 17m ) | Size: 1.32 GB

Learn System Verilog for Design and Verification with lots of hands on exercises
What you'll learn
✓ Understand and Apply SystemVerilog Syntax and Constructs- Learners will be able to write syntactically correct SystemVerilog code with all its constrcuts.
✓ Design and Simulate Digital Circuits Using SystemVerilog and industry-standard simulation tools (e.g., ModelSim, QuestaSim).
✓ Implement Testbenches Using Object-Oriented Programming (OOP) Features
✓ Build and Use Constrained Random Testbenches and Functional Coverage Models
✓ Lots of Hands On Coding Exercise will give confidence to students.
Requirements
● Basic Knowledge of Digital Electronics like logic gates, multiplexers, flip-flops, finite state machines (FSMs), etc.
● Basic Understanding of Hardware Description Languages (HDLs) (Optional but helpful)
● HARDWORK, PASSION, DEDICATION
Description
Learn all the concepts of System Verilog in depth with lots of hands on programs and quizzes. Also create a project in System Verilog utilizing different verification constructs and concepts.
• Why System Verilog - What is the need for system verilog and what were all the challenges before System verilog standard and how system verilog solved them
• Data Types and constructs - Different data type and constructs which were added in the system verilog which eases out development and development of complex verification environments faster
• Threads / Inter-process communication/synchronization - New constructs like Semaphore, Mailbox, Events which got added for inter process communication and how to use them efficiently
• Classes and Randomization - Object oriented programming concepts to write extendable and maintainable testbenches along with randomization support for faster verification closure.
• Interfaces - Support for faster RTL/testbench development using interfaces/modports - Write less code and do more
• Coverage - How to make sure we are done with verification of Chip - Write & measure coverage.
• Assertions - Write checks closure to design
• Program Block - Avoid races using Program blocks
• Clocking Block - Avoid races in design and testbench using clocking blocks
• DPI (Direct Programming Interface) - Interface System verilog with C and other languages using System verilog DPI
• Project
• Design a synchronous FIFO with System verilog and create verification environment using advance features of system verilog like Queues, Classes, Randomization interface, coverage etc.
Who this course is for
■ Students doing Bachelor or Master in Engineering from Electronics / VLSI students /Micro-electronics
■ Electronics/VLSI faculty looking to learn System Verilog or Teachers who have interest in VLSI domain
■ Working Professionals such as Verification engineers, Design engineers, DFT/Backend engineers looking for domain change
Homepage
Código: [Seleccione]
https://www.udemy.com/course/system-verilog/
Recommend Download Link Hight Speed | Please Say Thanks Keep Topic Live
No Password  - Links are Interchangeable