* Cantinho Satkeys

Refresh History
  • FELISCUNHA: Votosde um santo domingo para todo o auditório  4tj97u<z
    24 de Novembro de 2024, 11:06
  • j.s.: bom fim de semana  49E09B4F
    23 de Novembro de 2024, 21:01
  • j.s.: try65hytr a todos
    23 de Novembro de 2024, 21:01
  • FELISCUNHA: dgtgtr   49E09B4F  e bom fim de semana
    23 de Novembro de 2024, 12:27
  • JPratas: try65hytr A Todos  101yd91 k7y8j0
    22 de Novembro de 2024, 02:46
  • j.s.: try65hytr a todos  4tj97u<z 4tj97u<z
    21 de Novembro de 2024, 18:43
  • FELISCUNHA: dgtgtr  pessoal   49E09B4F
    20 de Novembro de 2024, 12:26
  • JPratas: try65hytr Pessoal  4tj97u<z classic k7y8j0
    19 de Novembro de 2024, 02:06
  • FELISCUNHA: ghyt74   49E09B4F  e bom fim de semana  4tj97u<z
    16 de Novembro de 2024, 11:11
  • j.s.: bom fim de semana  49E09B4F
    15 de Novembro de 2024, 17:29
  • j.s.: try65hytr a todos  4tj97u<z
    15 de Novembro de 2024, 17:29
  • FELISCUNHA: ghyt74  pessoal   49E09B4F
    15 de Novembro de 2024, 10:07
  • JPratas: try65hytr A Todos  4tj97u<z classic k7y8j0
    15 de Novembro de 2024, 03:53
  • FELISCUNHA: dgtgtr   49E09B4F
    12 de Novembro de 2024, 12:25
  • JPratas: try65hytr Pessoal  classic k7y8j0 yu7gh8
    12 de Novembro de 2024, 01:59
  • j.s.: try65hytr a todos  4tj97u<z
    11 de Novembro de 2024, 19:31
  • cereal killa: try65hytr pessoal  2dgh8i
    11 de Novembro de 2024, 18:16
  • FELISCUNHA: ghyt74   49E09B4F  e bom fim de semana  4tj97u<z
    09 de Novembro de 2024, 11:43
  • JPratas: try65hytr Pessoal  classic k7y8j0
    08 de Novembro de 2024, 01:42
  • j.s.: try65hytr a todos  49E09B4F
    07 de Novembro de 2024, 18:10

Autor Tópico: Introduction To Vhdl - Udemy  (Lida 63 vezes)

0 Membros e 1 Visitante estão a ver este tópico.

Online mitsumi

  • Moderador Global
  • ***
  • Mensagens: 117505
  • Karma: +0/-0
Introduction To Vhdl - Udemy
« em: 02 de Novembro de 2022, 15:20 »

Introduction To Vhdl - Udemy
Last updated 12/2018
MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz
Language: English | Size: 611.08 MB | Duration: 6h 13m

Understand VHDL and how it is used to describe digital circuits

What you'll learn
Implement their own VHDL designs on a FPGA / CPLD
Interpret a digital design written in VHDL
Simulate their own VHDL designs
Understanding of the capabilities of VHDL
Requirements
You should have a basic knowledge of digital logic gates
You should be comfortable with using a computer
Download & install Vivado (the link is provided in the course)
Download & install ModelSim (the link is provided in the course)
Description
Introduction to VHDL is a course that someone with no experience or knowledge of VHDL can use to learn and understand the VHDL language. In this course students will learn about all of the different data types associated with the VHDL language. This course focuses on teaching students how the syntax of VHDL is interpreted and how it can be used to design circuits. There are over 8 different examples digital designs implemented in VHDL.Course StructureThis course starts out by explaining the background and history of VHDL and it's uses. Then students will learn about all the different objects and data types associated with VHDL. There are various examples showing the data types in use and how different objects behave in different applications. After learning about the data types and objects, students will then learn about the keywords and syntax of the VHDL language. Then students will learn about all of the different design architectures used in VHDL. Students will also learn how to design a test bench to simulate and verify functionality of their designs. This knowledge will then be used to complete the final project, tying in all facets of the VHDL language.VHDL DesignsThis course has many design examples, upon completing this course students will have their own library of VHDL design they can use and refer to at any time! This design library includes:Logical AND gateLogical OR gateLogical NOR gateLogical NAN gateLogical XOR gateHalf AdderFull AdderD Flip-FlopDigital ComparatorSR (Set Reset) Latch2:1 MultiplexerPriority EncoderFinal ProjectThe final project in the course has students go through the design process of implementing a priority encoder on their very own development board. This project takes students through the various phases of developing a digital design, testing it, and implementing it. Students will be taken through step-by-step everything that is required to get the priority encoder up and running on their development board.Feel free to message me with any questions before signing up for this course!
Overview
Section 1: Introduction
Lecture 1 Welcome to the Course
Lecture 2 Background
Lecture 3 VHDL Usage Example 1 - Circuit Simulation
Section 2: Objects
Lecture 4 Objects
Lecture 5 Signals
Lecture 6 Signal Example
Lecture 7 Variables
Lecture 8 VHDL Variable Example
Lecture 9 Constants
Lecture 10 Files
Section 3: Data Types
Lecture 11 Standard Logic 1164
Lecture 12 Standard Logic Text IO Package
Lecture 13 Standard Logic Arithmetic
Lecture 14 Numeric Bit
Section 4: Loops and Statements
Lecture 15 IF Statement
Lecture 16 CASE Statement
Lecture 17 LOOP Statement
Lecture 18 NEXT Statement
Lecture 19 EXIT Statement
Section 5: Design Structure
Lecture 20 Entity Example 1 - Digital Logic Circuit
Lecture 21 Entity Example 2 - Multiplexer
Lecture 22 Architecture Example 1 - Digital Logic Circuit
Lecture 23 Architecture Example 2 - Multiplexer
Section 6: Data Flow Design Style
Lecture 24 Logic Gate VHDL Implementations
Lecture 25 AND Gate VHDL Design
Lecture 26 OR Gate VHDL Design
Lecture 27 Half Adder Data Flow Design
Lecture 28 Full Adder Dataflow Design
Section 7: Behavioral Design Style
Lecture 29 Full Adder Behavioral Design
Lecture 30 D Flip-Flop Behavioral Design
Lecture 31 Comparator Behavioral Design
Section 8: Structural Design Style
Lecture 32 Full Adder Structural Design
Lecture 33 Set-Reset Latch Structural Design
Lecture 34 2:1 Multiplexer Structural Design
Section 9: Test Bench Designs
Lecture 35 Full Adder Test Bench Design
Lecture 36 D Flip-Flop Test Bench Design
Section 10: Simulations
Lecture 37 AND Gate ModelSim Simulation
Lecture 38 AND Gate Vivado Simulation
Lecture 39 OR Gate ModelSim Simulation
Lecture 40 OR Gate Vivado Simulation
Lecture 41 D-Flip Flop ModelSim Simulation
Lecture 42 D Flip-Flop Vivado Simulation
Lecture 43 Full Adder ModelSim Simulation
Lecture 44 Full Adder Vivado Simulation
Section 11: FPGA Development Flow Project Using VHDL
Lecture 45 Priority Encoder VHDL Design
Lecture 46 Priority Encoder Test Bench Design
Lecture 47 Priority Encoder Vivado Simulation
Lecture 48 Priority Encoder IO Assignments
Lecture 49 Priority Encoder Synthesis and Implementation
Lecture 50 Priority Encoder Generating Bitstream
Lecture 51 Program and Configure Your FPGA
Lecture 52 Test Design on the FPGA
Section 12: Conclusion
Lecture 53 Appendix A: Reading VHDL BNF
Lecture 54 Conclusion
Anyone who wants to understand VHDL,Anyone who wants to create their own VHDL designs,Anyone who wants to implement designs inside an FPGA or CPLD,Anyone who wants to know how to simulate digital designs using VHDL,Electrical engineers


Download link

rapidgator.net:
Citar
https://rapidgator.net/file/a18498e2c4aa5b6a7d86eb6fbb6151c2/oogyz.Introduction.To.Vhdl..Udemy.rar.html

uploadgig.com:
Citar
https://uploadgig.com/file/download/4Bc55677Eb2F2d91/oogyz.Introduction.To.Vhdl..Udemy.rar

nitroflare.com:
Citar
https://nitroflare.com/view/9A95BC291F600D6/oogyz.Introduction.To.Vhdl..Udemy.rar

1dl.net:
Citar
https://1dl.net/kg9v8fyxadpx/oogyz.Introduction.To.Vhdl..Udemy.rar.html