* Cantinho Satkeys

Refresh History
  • JPratas: dgtgtr Pessoal  49E09B4F k7y8j0
    06 de Novembro de 2024, 17:19
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  4tj97u<z
    03 de Novembro de 2024, 10:49
  • j.s.: bom fim de semana  43e5r6 49E09B4F
    02 de Novembro de 2024, 08:37
  • j.s.: ghyt74 a todos  4tj97u<z
    02 de Novembro de 2024, 08:36
  • FELISCUNHA: ghyt74   49E09B4F  e bom feriado   4tj97u<z
    01 de Novembro de 2024, 10:39
  • JPratas: try65hytr Pessoal  h7ft6l k7y8j0
    01 de Novembro de 2024, 03:51
  • j.s.: try65hytr a todos  4tj97u<z
    30 de Outubro de 2024, 21:00
  • JPratas: dgtgtr Pessoal  4tj97u<z k7y8j0
    28 de Outubro de 2024, 17:35
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  k8h9m
    27 de Outubro de 2024, 11:21
  • j.s.: bom fim de semana   49E09B4F 49E09B4F
    26 de Outubro de 2024, 17:06
  • j.s.: dgtgtr a todos  4tj97u<z
    26 de Outubro de 2024, 17:06
  • FELISCUNHA: ghyt74   49E09B4F  e bom fim de semana
    26 de Outubro de 2024, 11:49
  • JPratas: try65hytr Pessoal  101yd91 k7y8j0
    25 de Outubro de 2024, 03:53
  • JPratas: dgtgtr A Todos  4tj97u<z 2dgh8i k7y8j0
    23 de Outubro de 2024, 16:31
  • FELISCUNHA: ghyt74  pessoal   49E09B4F
    23 de Outubro de 2024, 10:59
  • j.s.: dgtgtr a todos  4tj97u<z
    22 de Outubro de 2024, 18:16
  • j.s.: dgtgtr a todos  4tj97u<z
    20 de Outubro de 2024, 15:04
  • FELISCUNHA: Votos de um santo domingo para todo o auditório  101041
    20 de Outubro de 2024, 11:37
  • axlpoa: hi
    19 de Outubro de 2024, 22:24
  • FELISCUNHA: ghyt74   49E09B4F  e bom fim de semana  4tj97u<z
    19 de Outubro de 2024, 11:31

Autor Tópico: Vsd - Mixed-Signal Risc-V Based Soc On Fpga  (Lida 35 vezes)

0 Membros e 1 Visitante estão a ver este tópico.

Online mitsumi

  • Moderador Global
  • ***
  • Mensagens: 115915
  • Karma: +0/-0
Vsd - Mixed-Signal Risc-V Based Soc On Fpga
« em: 12 de Dezembro de 2022, 03:09 »


Last updated 7/2021
MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz
Language: English | Size: 752.05 MB | Duration: 1h 15m

FPGA flow for Mixed Signal SoC with RISC-V based core and PLL IP

What you'll learn
FPGA flow vs ASIC flow
Basic mixed-signal RISC-V based SoC RTL design and simulations
FPGA Synthesis, bit-stream generation and simulation
Requirements
VSD - RISC-V ISA course on Udemy
VSD - Pipelining RISC-V using TL-Verilog course on Udemy
Description
This webinar helps you get started with a basic mixed-signal FPGA flow, which can be extended to any complex SoC.VSD and RedwoodEDA conducts 5-day RISC-V based MYTH (Microprocessors for You in Thirty Hours) workshop using transaction level Verilog on Makerchip platform. For people who have done this workshop can use this webinar as an extension to the 5th Day, where RISC-V pipe-lined CPU coded in TL-Verilog is now converted to verilog language and is a part of a mixed-signal SoCIf you are from ASIC/Physical design back-ground, this webinar will complement your existing work, and you would really get to know similarities and differences between ASIC and FPGA flow, which one is preferred under what conditions and why is it preferredThis single webinar connects VLSI students, analog designers, FPGA designers and ASIC designers. It is also an attempt to bring everyone on the same platform, and serves as a starting point for design verificationStay tuned for follow-up series of FPGA webinars and 5-day hands-on high intensity FPGA workshop, which will be built around OpenFPGA framework and Makerchip visualization software, that enables the whole community to learn FPGA fundamentals along with labs, without actually having a physical FPGA board. Innovation at its best All the best and happy learning
Overview
Section 1: Introduction
Lecture 1 Introduction
Section 2: Mixed Signal SoC details with RISC-V core and PLL IP
Lecture 2 RVMYTH RISC-V Core
Lecture 3 Transaction level Verilog
Lecture 4 Why FPGAs ?
Lecture 5 Makerchip platform
Lecture 6 TL - Verilog to RTL verilog
Lecture 7 Functional Simulation using iverilog
Section 3: Mixed Signal FPGA flow
Lecture 8 FPGA - Steps to create project
Lecture 9 FPGA - Steps to generate IPs
Lecture 10 FPGA - RTL simulation
Lecture 11 FPGA - Synthesis
Lecture 12 FPGA - Implementation and timing analysis
Lecture 13 FPGA - Bit-stream generation, FPGA programming and ILA
Section 4: Conclusion
Lecture 14 Conclusion and Assignment
Beginner in FPGA design,Beginner in VLSI design,Experienced Physical Design and STA engineers


Download link

rapidgator.net:
Citar
https://rapidgator.net/file/f71fc8581528b8c1bc06e2d3e6de6327/pihny.Vsd..MixedSignal.RiscV.Based.Soc.On.Fpga.rar.html

uploadgig.com:
Citar
https://uploadgig.com/file/download/6836Ed5049F8a385/pihny.Vsd..MixedSignal.RiscV.Based.Soc.On.Fpga.rar

nitroflare.com:
Citar
https://nitroflare.com/view/BB61DF71D26ED08/pihny.Vsd..MixedSignal.RiscV.Based.Soc.On.Fpga.rar

1dl.net:
Citar
https://1dl.net/76u2x1swkjo6/pihny.Vsd..MixedSignal.RiscV.Based.Soc.On.Fpga.rar